Posted:
9/15/2024, 8:14:43 AM
Location(s):
Telangana, India ⋅ Bengaluru, Karnataka, India ⋅ Karnataka, India ⋅ Hyderabad, Telangana, India
Experience Level(s):
Senior
Field(s):
Mechanical Engineering
We are seeking an innovative Senior Physical Design & Timing Methodology Engineer to help drive sign-off strategies for the world's leading GPUs and SoCs. This position is a broad opportunity to optimize performance, yield, and reliability through increasingly comprehensive modeling, insightful analysis, and automation. This work will influence the entire next generation computing landscape through critical contributions across NVIDIA's many product lines ranging from consumer graphics to self-driving cars and the growing domain of artificial intelligence. We have crafted a team of highly motivated people whose mission is to push the frontiers of what is possible today and define the platform for the future of computing. If you are fascinated by the immense scale of precision, craftsmanship, and artistry required to make billions of transistors function on every die at technology nodes as deep as 3 nm, this is an ideal role.
What you will be doing:
Collaborate with technology leads, circuits and systems teams, VLSI physical design, and timing engineers to define and deploy the most sophisticated strategies of signing off timing in design for world-class silicon performance.
Understand corner case timing sign-off risks in the latest 5nm and deeper technology nodes. Develop strategies to mitigate and margin for them.
Develop tools and methodologies to improve design performance, predictability, and silicon reliability beyond what industry standard tools can offer.
Extensively work with our ASIC Physical Design team to help develop methodologies, flows, and tools across a wide spectrum of domains - STA, constraints, floorplanning, timing and power optimization.
Develop world class work flow solutions to aid analysis and improve flow efficiency.
What we need to see:
Master’s Degree in Electrical Engineering, Computer Science, or Computer Engineering or equivalent work experience
3+ years of relevant work experience
Deep understanding of backend design process, especially advanced STA.
In depth understanding of PT and/or Tempus
Expertise in coding -- TCL, Perl, Python. C++ is a plus!
Strong communication and interpersonal skills
Ways to stand out from the crowd:
Expertise in developing advanced STA flows
Website: https://www.nvidia.com/
Headquarter Location: Santa Clara, California, United States
Employee Count: 10001+
Year Founded: 1993
IPO Status: Public
Last Funding Type: Grant
Industries: Artificial Intelligence (AI) ⋅ GPU ⋅ Hardware ⋅ Software ⋅ Virtual Reality