Senior Physical Design Engineer

Posted:
11/20/2024, 8:10:45 AM

Location(s):
Karnataka, India

Experience Level(s):
Senior

Field(s):
Software Engineering

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com. 

Basic qualifications:

  • Strong academic and technical background in electrical engineering. A Bachelor’s degree in EE / Computer Science is required, and a Master’s degree is preferred.
  • ≥ 5 or more years’ experience supporting or developing complex SoC/silicon products for Server, Storage, and/or Networking applications.
  • Professional attitude with the ability to prioritize a dynamic list of multiple tasks, plan and prepare for customer meetings in advance, and work with minimal guidance and supervision. 
  • Entrepreneurial, open-mind behavior and can-do attitude. Think and act fast with the customer in mind.

Required experience:

  • Hands-on and thorough knowledge of synthesis, place and route, timing, extraction and other backend tools and methodologies for technologies 16nm or less.
  • Proven expertise in synthesis, timing closure and formal verification (equivalence) at the block and full-chip level.
  • Full chip or block level ownership from architecture to GDSII, driving multiple complex designs to production.
  • Experience with Cadence and/or Synopsys physical design tools/flows.
  • Familiarity and working knowledge of System Verilog/Verilog.
  • Experience with DFT tools and techniques.
  • Experience in working with IP vendors for both RTL and hard-mac blocks.
  • Good scripting skills in python or Perl.
  • Must be located locally or willing to relocate.

Preferred experience:

  • Good knowledge of design for test (DFT), stuck-at and transition scan test insertion.
  • Familiarity with DFT test coverage and debug.
  • Familiarity with ECO methodologies and tools.

Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.  

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Astera Labs

Website: https://www.asteralabs.com/

Headquarter Location: Santa Clara, California, United States

Employee Count: 101-250

Year Founded: 2017

IPO Status: Private

Last Funding Type: Series D

Industries: Automotive ⋅ Electronics ⋅ Intelligent Systems ⋅ Semiconductor