Posted:
10/30/2024, 5:00:00 PM
Location(s):
Santa Clara, California, United States ⋅ Austin, Texas, United States ⋅ Texas, United States ⋅ California, United States
Experience Level(s):
Senior
Field(s):
AI & Machine Learning ⋅ Software Engineering
Do you have a passion for computer gaming, virtual reality, computer vision, and artificial intelligence? Ever dream about inventing your own holodeck? Do you want to work on groundbreaking problems alongside some of the most forward-thinking people in the world?
NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities which are hard to solve, that only we can pursue, and that matter to the world. This is our life’s work, to amplify human inventiveness and intelligence.
What you will be doing:
Developing innovative physical design methodologies for implementation of GPU, CPU and SOCs, with emphasis on PPA (Power, Performance, Area) and runtime improvement of the physical design flow on advanced technology nodes
Develop flows for advanced place and route methods, floorplanning and chip assembly, power and clock distribution, power and area optimization, timing, IR and EM analysis and closure
Work with internal and external partners to drive tool and methodology improvements to deliver best-in-class PPA solutions across all our product lines
What we need to see:
MS in Electrical or Computer Engineering (or equivalent experience)
Minimum 7 years’ experience in Physical Design Engineering
Proven track record of PPA improvement on high performance and low power designs in advanced technology nodes
Strong understanding of physical design optimization and routing methodologies at place, cts, route and postroute, especially power and area efficient setup and hold optimization
Solid background in advanced Clock tree synthesis methods and techniques
Strong background in STA, extraction, timing and RC correlation
Good understanding of design rules in advanced nodes and their impact on DRC closure and PPA optimization
Understanding of power intent files such as UPF, and use of FSDB/SAIFs for power optimization
Understanding of hierarchical design, pinning and budgeting flows
Experience with power distribution networks, Design for Yield and Manufacturability, EM and IR closure and thermal management
Expertise and in-depth knowledge of industry standard EDA tools
Proficiency in programming and scripting languages, such as TCL, Perl, Python, and C++.
Experience and understanding of AI/ML methods in physical design optimization is preferred
Expertise and in-depth knowledge of industry standard EDA tools, with proficiency in Innovus based flows preferred
NVIDIA is widely considered to be one of the technology world’s most desirable employers. And due to outstanding growth, our teams are rapidly growing. Are you passionate about becoming a part of a best-in-class team supporting the latest in GPU and AI technology? If so, we want to hear from you!
The base salary range is 164,000 USD - 304,750 USD. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.You will also be eligible for equity and benefits. NVIDIA accepts applications on an ongoing basis.
Website: https://www.nvidia.com/
Headquarter Location: Santa Clara, California, United States
Employee Count: 10001+
Year Founded: 1993
IPO Status: Public
Last Funding Type: Grant
Industries: Artificial Intelligence (AI) ⋅ GPU ⋅ Hardware ⋅ Software ⋅ Virtual Reality