Posted:
11/14/2025, 3:12:21 AM
Location(s):
Santa Clara, California, United States ⋅ Folsom, California, United States ⋅ Oregon, United States ⋅ Phoenix, Arizona, United States ⋅ Hillsboro, Oregon, United States ⋅ California, United States ⋅ Arizona, United States
Experience Level(s):
Expert or higher ⋅ Senior
Field(s):
Mechanical Engineering
Workplace Type:
Hybrid
About the Group:
Central Engineering Group (CEG) oversees all test chip design, all foundational and hard IP, all EDA and design platform functions for Intel Products, as well as all external IP and EDA commercial licensing. The Central Engineering group is also responsible for delivering industry-leading Custom Silicon Solutions for Intel Customers in the Client and Hyperscaler Domains.
About the Role:
Intel’s Central Engineering Group is seeking a Silicon Packaging Architect, responsible for bridging silicon design and advanced packaging to deliver high-performance, cost-effective solutions for next-generation SOCs and DDR PHY interfaces.
Key Responsibilities:
Required Experience:
Benefits:
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003
Annual Salary Range for jobs which could be performed in the US:
$214,730.00-303,140.00 USD
The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.Website: https://www.intel.com/
Headquarter Location: Santa Clara, California, United States
Employee Count: 10001+
Year Founded: 1968
IPO Status: Public
Last Funding Type: Post-IPO Equity
Industries: Artificial Intelligence (AI) ⋅ Information Technology ⋅ Product Design ⋅ Semiconductor ⋅ Software