Silicon bringup and validation engineer

Posted:
11/21/2024, 2:23:10 AM

Location(s):
Oregon, United States ⋅ Texas, United States ⋅ California, United States ⋅ Portland, Oregon, United States ⋅ Colorado, United States ⋅ Fort Collins, Colorado, United States ⋅ Santa Clara, California, United States ⋅ Austin, Texas, United States

Experience Level(s):
Mid Level ⋅ Senior

Field(s):
Software Engineering

Workplace Type:
On-site

The Silicon Bringup and Validation Engineer is responsible for bringing up and validating the SOC subsystems in Rivos SOC design. This role requires a deep understanding of state-of-art SOC design in various aspects from physical design, logic, performance, power, and software. We have positions open in key components of the design such as Power Management, DDR/HBM, PCIe, CPU, and data accelerator. The tasks include test generation, test infrastructure setup, bringup planning and execution, validation plan development and execution. At this time, we plan to staff the technical leads or senior technical staff positions.