Posted:
1/8/2025, 4:00:00 PM
Location(s):
Penang, Malaysia ⋅ George Town, Penang, Malaysia
Experience Level(s):
Mid Level ⋅ Senior
Field(s):
Software Engineering
Workplace Type:
Hybrid
This position is within the Design Technology Platform (DTP) organization of Technology Development. At Intel, Design Technology Platform and Enablement is one of the key pillars enabling Intel to deliver winning products in the marketplace. Your work will directly enable design teams to get to market faster with leadership products on innovative technologies.
As part of the Design Technology Platform / Process Design Kit (PDK) group, you will join a highly motivated team of talented engineers solving challenging technical problems, enabling PDKs for Intel's most advanced process technologies, and drive PDKs towards industry standard methods and ease of use for the end customers.
In this role you will be the experienced technical contributor in developing advanced PDK ESD protection verification solution on Intel's process technologies, including but not limited to:
(i) Complete breadth coverage across multiple EDA PERC verification platforms (Cadence Pegasus, Siemens Calibre and Synopsys ICV).
(ii) Continuous advancement of holistic ESD protection verification methodology
and solution.
Candidate will work with technology specification owners and validation teams in a coordinated fashion to ensure a high-quality solution. Interaction with Process Development Teams, and EDA vendors is expected on a frequent basis in order enable production level verification solutions.
#designenablement
Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications:
3+ years of experience in one the following:
Preferred Qualifications:
3+ years of experience in the following:
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.Website: https://www.intel.com/
Headquarter Location: Santa Clara, California, United States
Employee Count: 10001+
Year Founded: 1968
IPO Status: Public
Last Funding Type: Post-IPO Equity
Industries: Artificial Intelligence (AI) ⋅ Information Technology ⋅ Product Design ⋅ Semiconductor ⋅ Software